Som VIII (OLD ETRX MAY 16 EMBEDDED SYSTEMS A LIGHT-TIME PROG. QP Code: 631300 (3 Hours) [Total Marks:100] | | N.B.: 1.Question no.1 is compulsory and attempt any 4 from remaining 6 questions 2.Assume suitable data whereever necessary (a) Compare RISC and CISC architectures | Tr. | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | 01 | (a) Comment Disco - Leiton - Line | | | Q1. | (a) Compare RISC and CISC architectures | 5 | | | (b) Compare C-programing and assembly programming | 5 | | | <ul><li>(c) What are the requirements, challenges, constraints of real time systems</li><li>(d) Describe any two serial communication methods</li></ul> | 5 | | | (d) Describe any two serial communication methods | 5 | | | the second of | | | Q2. | (a) Explain MSP 430 features which supports lowpower applications | 10 | | | (b) Explaing High performance features of ARM 7TDMI based Processors | 10 | | | 16 | | | Q3. | (a) Compare interrupt structure of ARM and MSP430 | 10 | | | (b) With the help of suitable examples explain modifiers, macros, List &ordered list | 10 | | 04 | (-NT/T-1) - Idit-Idi-DT/T-1 Idit-Idit-Idi-DT/T-1 - Idit-Idit-Idit-Idit-Idit-Idit-Idit-Idit- | | | Q4. | (a)What is multitasking? What is need of IPC and synchronization | 10 | | | (b)What is priority inversion problem? Suggest solutions for the same | 10 | | Q5. | (a) Explain addressing modes of ARM and MSP430 | 10 | | | (b) Explain any three types of IPC | 10 | | | | | | Q6. | Design a tea vending machines for dispensing tea against Rs.5 coin. | 20 | | | The system should have necessary, minimal, lowcost features. | | | | Draw block diagram, System model(FSM/Petrinet), Software architecture, list of | | | | components | | | | <u></u> | | | Q7. | Write short notes on | | | | (a) Controller Area Network (CAN) | 5 | | | (b) Interrupt Vectors, Priorities and Nesting | 5<br>5<br>5 | | | (c) List and ordered list in c-programing | 5 | | | (d)System on chip (SOC) | 5 | Q.P. Code: 630702 | | | (3 Hours) [Total Marks: | 100 | |----|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | N. | В.: | <ol> <li>Question No. 1 is compulsory,</li> <li>Attempt any four out of remaining six questions,</li> <li>Assume any suitable data whenever required and justify the same.</li> </ol> | The state of s | | 1. | (a)<br>(b)<br>(c)<br>(d) | Draw and explain Carry save adder Design SR flipflop using AOI, write Verilog HDL Explain electromigration effect in an interconnect. Write Verilog code for 8 bit counter. | 5<br>5<br>5<br>5 | | 2. | a) | What would be the conductor width of power and ground wires to a 50 MHz clock buffer that drives 100 pF of on-chip load to satisfy the metal-migration consideration ( $J_{AL} = 0.5 \text{mA/}\mu\text{m}$ )? What is the ground bounce with chosen conductor size? The module is 500 $\mu$ m from both the power and ground pads and the supply voltage is 5 volts. The rise/fall time of clock is 1 ns. (Assume sheet resistance of wire = $0.05\Omega/\text{sq}$ ). | | | | (b) | Draw 1T DRAM cell and explain its write, read, hold and refresh operation. | 10 | | 3. | (a)<br>(b) | Explain 4-bit CLA adder with its carry equations, logical network and writs its Veri log description. Explain in detail the input protection circuit for CMOS, also explain output circuit with I/O circuit | 10<br>10 | | 4. | (a) | Give and explain the maximum and minimum frequency calculation of clock signal which determine the data transfer rate through cascade system. | 10 | | | (b) | Explain EEPROM using floating gate NMOSFET. | 10 | | 5. | (a)<br>(b) | Give various important parameters affecting switching performance of CMOS circuit. Suggest method to improve it. Give and explain single phase clock system and explain its drawback. | 10<br>10 | [TURN OVER Q.P. Code: 630702 2 | 6. | (a)<br>(b) | Expl:<br>Wha | ain various techniques of clock generation and clock stabilization. It is cross talk in IC's? Explain various methods to reduce it. | 10 | |----|------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------|----| | 7. | Wr | ite sho | ort notes on (any three) Frequency compensation in CMOS operational amplifier. | 20 | | | | (a) | Frequency compensation in Civios operational array | | | | | (b) | MODL. | | | | | (c) | H tree clock distribution. | | | | | (d) | Reliability issues in CMOS circuits | | ## BE/ETRX/SEM-VIII (OLD)/ROBOTICS & Automation/MAY-16 Q.P. Code: 631202 | | | | (3 Hours) | [ Total Marks: 10 | 00 | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------| | N. | В.: | (1)<br>(2)<br>(3) | Question No.1 is compulsory. Solve any Four from remaining Six questions. Assume suitable additional data if necessary. | | 7 | | 1. | | Explain the why Inverse kinematics solution is not unique for generic robots. What is the tool configuration vector? Explain its role in the solution of an inverse kinematic problem. | | | 5<br>5 | | (c) | | Define hard/fixed, soft/flexible automation and hence the relative cost effectiveness of different types of automation with a neat sketch. | | | 5 | | 2. | 20.000 | Fine | ine link and joint kinematic parameters. If the joint position of the tool tip of the Adept One robotables are $a = [\Pi/4, -\Pi/3, 120, \Pi/2]^T$ Where $d = [877]$ | | 5 | | | <ul> <li>variables are q = [Π/4, -Π/3, 120, Π/2]<sup>T</sup> Where d = [877, 0.0, d3 a = [425, 375, 0.0, 0.0]<sup>T</sup>.</li> <li>(b) How does the SCARA arm geometry differ from the vertical articulat Why is the SCARA arm more ideal for assembly applications.</li> </ul> | | | | 10 | | 3. | | | lain with diagram basic four steps for transferring Frame lain the inverse arm kinematics of a two DOF cylindrical . | | 10 | | 4. | | What is the different between Path & Trajectory? Explain Trajectory planning? Explain the bounded deviation algorithm for straight line motion of the too path. | | | | | 5. | | piec | clain linear interpolation with parabolic blends. Discuss its sewise linear interpolation. | | 10 | | 6. | | | plain with ladder diagram PLC system for dispensing of<br>at are the advantages and disadvantages of PLC system | | 10<br>10 | | 7. | | (a)<br>(b) | notes on the following: Classification of robots Template matching technique for part recognition Link co-ordination arm equation Robot specification | 2 | 20 |